MicrochipAEC-Q100 Mikroprozessor SMD dsPIC 16bit 100MHz UQFN 28-Pin
- RS Best.-Nr.:
- 179-3985P
- Herst. Teile-Nr.:
- DSPIC33CK256MP502-I/2N
- Hersteller:
- Microchip
Bestandsabfrage aktuell nicht möglich
- RS Best.-Nr.:
- 179-3985P
- Herst. Teile-Nr.:
- DSPIC33CK256MP502-I/2N
- Hersteller:
- Microchip
Technische Daten des gezeigten Artikels
Datenblätter und Anleitungen
Rechtliche Anforderungen
Informationen zur Produktgruppe
Finden Sie ähnliche Produkte, indem Sie ein oder mehrere Eigenschaften auswählen.
Alle auswählen | Eigenschaft | Wert |
|---|---|---|
| Marke | Microchip | |
| Familie | dsPIC | |
| Datenbus-Breite | 16bit | |
| Grenzfrequenz | 100MHz | |
| I/O Spannung | 3 → 3.6V | |
| Fertigungstechnologie | CMOS | |
| Montage-Typ | SMD | |
| Gehäusegröße | UQFN | |
| Pinanzahl | 28 | |
| Versorgungsspannnung typ. | 3,6 (Maximum) V | |
| Abmessungen | 6 x 6 x 0.5mm | |
| Betriebstemperatur max. | +85 °C | |
| Betriebstemperatur min. | –40 °C | |
| Automobilstandard | AEC-Q100 | |
| Alle auswählen | ||
|---|---|---|
Marke Microchip | ||
Familie dsPIC | ||
Datenbus-Breite 16bit | ||
Grenzfrequenz 100MHz | ||
I/O Spannung 3 → 3.6V | ||
Fertigungstechnologie CMOS | ||
Montage-Typ SMD | ||
Gehäusegröße UQFN | ||
Pinanzahl 28 | ||
Versorgungsspannnung typ. 3,6 (Maximum) V | ||
Abmessungen 6 x 6 x 0.5mm | ||
Betriebstemperatur max. +85 °C | ||
Betriebstemperatur min. –40 °C | ||
Automobilstandard AEC-Q100 | ||
Microchips dsPIC33CK family of digital signal controllers (DSCs) features a single 100 MIPS 16-bit dsPIC® DSC core with integrated DSP and enhanced on-chip peripherals. These DSCs enable the design of high-performance, precision motor control systems that are more energy efficient, quieter in operation and provide extended motor life. They can be used to control BLDC, PMSM, ACIM, SR and stepper motors.
3.0V to 3.6V, -40ºC to +125ºC, DC to 100 MIPS
dsPIC33CK DSC Core:
Modified Harvard architecture with 16-bit data and 24-bit instructions
Code efficient (C and Assembly) CPU architecture designed for real-time applications
16 16-bit working registers
4 sets of interrupt context saving registers, including ACC and CPU status for fast interrupt handling
Single-cycle, mixed-sign 32-bit MUL
Fast 6-cycle hardware 32/16 and 16/16 DIV
Dual 40-bit fixed point Accumulators (ACC) for DSP operations
Single-cycle MAC/MPY with dual data fetch and result write-back
Zero overhead looping support
dsPIC33CK DSC Core:
Modified Harvard architecture with 16-bit data and 24-bit instructions
Code efficient (C and Assembly) CPU architecture designed for real-time applications
16 16-bit working registers
4 sets of interrupt context saving registers, including ACC and CPU status for fast interrupt handling
Single-cycle, mixed-sign 32-bit MUL
Fast 6-cycle hardware 32/16 and 16/16 DIV
Dual 40-bit fixed point Accumulators (ACC) for DSP operations
Single-cycle MAC/MPY with dual data fetch and result write-back
Zero overhead looping support
